# EN2111 - Electronic Circuit Design Department of Electronic and Telecommunication Engineering University of Moratuwa



## UART Transceiver Implementation in FPGA Report Submission

| 200722T | K.D.Wijeratne           |  |
|---------|-------------------------|--|
| 200725F | W.M.E.P.B.B. Wijesekara |  |
| 200728R | H.D.K.G. Wijesiri       |  |

#### **Verilog Codes**

#### **Transmitter**

```
immodule transmitter #{
    parameter CLOCKS_PER_PULSE = 16

input logic [7:0] data_in,
    input logic clk,
    input logic clk,
    input logic ctx,
    output logic tx,
    output logic tx_busy

};

enum {TX_IDLE, TX_START, TX_DATA, TX_END} state;

logic[7:0] data = 8'b0;
logic[2:0] c_bits = 3'b0;
logic[5:log2/cLOCKS_PER_PULSE)-1:0] c_clocks = 0;

always_ff @(posedge clk or negedge rstn) begin
    if (!rstn) begin
    c_clocks <= 0;
    c_bits <= 0;
    c_bits <= 0;
    data <= 0'ibi;
    state <= TX_IDLE;
end else begin
    if ('data_en) begin
    state <= TX_START;
    data <= data_in;
    c_bits <= 3'b0;
    c_clocks <= 0;
    end else tx <= 1'b1;
end

TX_START: begin
    if (c_clocks == CLOCKS_PER_PULSE-1) begin
    state <= TX_DATA;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
        tx <= 1'b0;
    c_clocks <= 0;
    end else begin
    c_bits <= c_bits + 1;
        tx <= data[c_bits];
    end
    end else begin
    tx <= data[c_bits];
    c_clocks <= 0;
    end
    end else begin
    tx <= data[c_bits];
    c_clocks <= 0;
    end
    end

TX_DND: begin
    if (c_clocks == CLOCKS_PER_PULSE-1) begin
    state <= TX_IDLE;
    end
    end
```

#### Receiver

```
module receiver #(
parameter CLOCKS_PER_PULSE = 16
         input logic clk,
input logic rstn,
input logic ready_clr,
input logic rx,
output logic ready,
output logic [7:0] data_out
          enum {RX_IDLE, RX_START, RX_DATA, RX_END} state;
          logic[2:0] c_bits;
logic[$clog2(CLOCKS_PER_PULSE)-1:0] c_clocks;
          logic[7:0] temp_data;
logic rx_sync;
         always_ff @(posedge clk or negedge rstn) begin
                if (!rstn) begin
    c_clocks <= 0;
    c_bits <= 0;</pre>
                         c_bits <= 0;
temp_data <= 8'b0;
//data_out <= 8'b0;
ready <= 0;
state <= RX_IDLE;</pre>
                 end else begin
  rx_sync <= rx; |</pre>
                        case (state)
RX_IDLE : begin
    if (rx_sync == 0) begin
        state <= RX_START;
        c_clocks <= 0;
end
end
end
RX_START: '
                       end
RX_START: begin
if (c_clocks == CLOCKS_PER_PULSE/2-1) begin
    state <= RX_DATA;
    c_clocks <= 0;
end else</pre>
                                       c_clocks <= c_clocks + 1;
                        RX_DATA : begin
   if (c_clocks == CLOCKS_PER_PULSE-1) begin
        c_clocks <= 0;
    temp_data[c_bits] <= rx_sync;
   if (c_bits == 3'd7) begin
        state <= RX_END;
        c_bits <= 0;
   end else c_bits <= c_bits + 1;
end
end</pre>
                        end
RX_END: begin
   if (c_clocks == CLOCKS_PER_PULSE-1) begin
      //data_out <= temp_data;
   ready <= 1'b1;
   state <= RX_IDLE;
   c_clocks <= 0;
end else c_clocks <= c_clocks + 1;
end
default; state <= RX_IDLE;
default; state <= RX_IDLE;</pre>
                         default: state <= RX_IDLE;</pre>
                uetault
endcase
end
assign data_out = temp_data;
endmodule
```

#### **Testbench**

```
timescale 1ns/1ps
 module testbench();
     localparam CLOCKS_PER_PULSE = 4;
logic [3:0] data_in = 4'b0001;
logic clk = 0;
logic rstn = 0;
        logic enable = 1;
        logic tx_busy;
logic ready;
logic [3:0] data_out;
logic [7:0] display_out;
        logic loopback;
logic ready_clr = 1;
       uart #(.CLOCKS_PER_PULSE(CLOCKS_PER_PULSE))
                     test_uart(.data_in(data_in),
                                         .data_en(enable),
.clk(clk),
.tx(loopback),
                                         .tx_busy(tx_busy),
.rx(loopback),
                                         .ready(ready),
.ready_clr(ready_clr),
                                         .led_out(data_out),
.display_out(display_out),
                                          .rstn(rstn)
       end
       initial begin
    $dumpfile("testbench.vcd");
    $dumpvars(0, testbench);
    rstn <= 1;
    enable <= 1'b0;</pre>
              #2 rstn <= 0;
#2 rstn <= 1;
#5 enable <= 1'b1;
     always @(posedge ready) begin
         if (data_out != data_in) begin
    $display("FATL: rx data %x does not match tx %x", data_out, data_in);
    $finish();
end else begin
    if (data_out == 4'b1111) begin |
        $display("SUCCESS: all bytes verified");
        $finish();
end
              #10 rstn <= 0;
#2 rstn <= 1;
data_in <= data_in + 1'b1;
enable <= 1'b0;
#2 enable <= 1'b1;
          end
endmodule
```

#### **Top Level Module**

### Binary to 7-segment converter

```
immodule binary_to_7seg (
    input logic [3:0] data_in,
    output logic [6:0] data_out
);

logic [15:0][6:0] lut_7seg;

assign lut_7seg[0] = 7'b0111111;
assign lut_7seg[1] = 7'b0000110;
assign lut_7seg[2] = 7'b1001111;
assign lut_7seg[3] = 7'b1001111;
assign lut_7seg[4] = 7'b1100110;
assign lut_7seg[6] = 7'b1101101;
assign lut_7seg[6] = 7'b1101101;
assign lut_7seg[6] = 7'b1111111;
assign lut_7seg[8] = 7'b1111111;
assign lut_7seg[9] = 7'b1101111;
assign lut_7seg[15:10] = 7'b0;
assign data_out = ~lut_7seg[data_in];
endmodule
```

## <u>Results</u>

## Timing Diagram



## Transmitting and Receiving

